A configurable analog buffer dedicated to a wafer-scale prototyping platform of electronic systems

A novel, configurable and compact CMOS analog buffer, dedicated to a wafer-scale prototyping platform for electronic systems is described in this paper. The proposed buffer architecture, made in a 0.18 μm CMOS technology, is based on complementary modified differential pairs combined with single current mirrors. This analog buffer can support a wide range of operating output voltages, from VDD - 150 mV down to VSS + 150 mV using a 3.3 V power supply. This design offers a configurable slew-rate, which range from 66 up to 450 V/μs and a quasi unity gain for all programmed slew-rates. This feature allows the user to adjust the proposed buffer to fit its needs while limiting noise injection in the power supply as well as quiescent current. Moreover, the proposed analog buffer supports a -3 dB bandwidth from 74 up to 194 MHz. The low count of transistors, 21, yields to a very compact structure that uses only 0.001824mm2 of silicon area.

[1]  Chen-Yu Wang,et al.  Area-efficient R-C DACs with low-offset push-pull output buffers for a 10-bit LCD source driver , 2009, 2009 IEEE International Symposium on Circuits and Systems.

[2]  Chutham Sawigun,et al.  A Compact Rail-to-Rail Class-AB CMOS Buffer With Slew-Rate Enhancement , 2012, IEEE Transactions on Circuits and Systems II: Express Briefs.

[3]  R. Jacob Baker,et al.  CMOS Circuit Design, Layout, and Simulation , 1997 .

[4]  Suhwan Kim,et al.  High-speed 10-bit LCD column driver with a split DAC and a class-AB output buffer , 2009, IEEE Transactions on Consumer Electronics.

[5]  Dongwon Seo A Heterogeneous 16-Bit DAC Using a Replica Compensation , 2008, IEEE Transactions on Circuits and Systems I: Regular Papers.

[6]  Y. Blaquiere,et al.  An active reconfigurable circuit board , 2008, 2008 Joint 6th International IEEE Northeast Workshop on Circuits and Systems and TAISA Conference.

[7]  Mau-Chung Frank Chang,et al.  A 10-bit Resistor-Floating-Resistor-String DAC (RFR-DAC) for High Color-Depth LCD Driver ICs , 2012, IEEE Journal of Solid-State Circuits.

[8]  Chih-Wen Lu,et al.  High-speed driving scheme and compact high-speed low-power rail-to-rail class-B buffer amplifier for LCD applications , 2004, IEEE J. Solid State Circuits.