Simulation of non-classical faults on the gate level-fault modeling

A two-step approach is used to increase the accuracy of fault modeling without sacrificing the efficiency of fault simulation and test pattern generation on the gate level. First, low level faults are mapped onto the gate level and a data base with gate level faults is created. In a second step, fault simulation is performed using this data base. A gate level fault simulator has been modified to perform the simulations. This paper describes the first step and presents a method which maps low level faults onto gate level faults. Existing gate level fault models are extended and new gate level fault models are introduced. In order to demonstrate the feasibility of the approach electrical level shorts and opens have been mapped onto gate level faults for two typical CMOS libraries. For these libraries all shorts and opens can be described accurately by gate level faults.<<ETX>>

[1]  Jürgen Alt,et al.  Test generation for I/sub DDQ/ testing and leakage fault detection in CMOS circuits , 1992, Proceedings EURO-DAC '92: European Design Automation Conference.

[2]  R. L. Wadsack,et al.  Fault modeling and logic simulation of CMOS and MOS integrated circuits , 1978, The Bell System Technical Journal.

[3]  C. M. Lee,et al.  High-speed compact circuits with CMOS , 1982 .

[4]  John Paul Shen,et al.  Inductive Fault Analysis of MOS Integrated Circuits , 1985, IEEE Design & Test of Computers.

[5]  Jürgen Alt,et al.  Test generation for IDDQ testing and leakage fault detection in CMOS circuits , 1992, EURO-DAC.

[6]  K. C. Y. Mei,et al.  Bridging and Stuck-At Faults , 1974, IEEE Transactions on Computers.

[7]  Richard D. Eldred Test Routines Based on Symbolic Logical Statements , 1959, JACM.

[8]  C. Timoc,et al.  Logical Models of Physical Failures , 1983, ITC.

[9]  Jacob A. Abraham,et al.  Characterization and Testing of Physical Failures in MOS Logic Circuits , 1984, IEEE Design & Test of Computers.