A Transistor-Level Logic-with-Timing Simulator for MOS Circuits
暂无分享,去创建一个
VTIsim is a transistor-level simulator for MOS circuits which provides logic simulation together with approximate timing estimates based on layout information. Two novel features enhance the accuracy of simulation: node states are represented as voltages rather than as logic states, and node transitions are modeled as voltage ramps rather than as steps taking place at a fixed instant. This paper describes the major features of the simulator, some issues in its design, and the benefits and problems of using it.
[1] Chi-Yuan Lo,et al. The Second Generation MOTIS Mixed-Mode Simulator , 1984, 21st Design Automation Conference Proceedings.
[2] Basant R. Chawla,et al. Motis - an mos timing simulator , 1975 .
[3] James C. Althoff,et al. A Behavioral Modeling System for Cell Compilers , 1985, DAC 1985.
[4] Randal E. Bryant. A SWITCH-LEVEL SIMULATION MODEL FOR INTEGRATED LOGIC CIRCUITS , 1981 .