Analysis and Design of Nanoscale CMOS Storage Elements for Single-Event Hardening With Multiple-Node Upset
暂无分享,去创建一个
[1] T. Calin,et al. Upset hardened memory design for submicron CMOS technology , 1996 .
[2] José G. Delgado-Frias,et al. Hardened by Design Techniques for Implementing Multiple-Bit Upset Tolerant Static Memories , 2007, 2007 IEEE International Symposium on Circuits and Systems.
[3] D. Rossi,et al. Latch Susceptibility to Transient Faults and New Hardening Approach , 2007, IEEE Transactions on Computers.
[4] Hideo Ito,et al. Soft Error Masking Circuit and Latch Using Schmitt Trigger Circuit , 2006, 2006 21st IEEE International Symposium on Defect and Fault Tolerance in VLSI Systems.
[5] Yong-Bin Kim,et al. Soft-Error Hardening Designs of Nanoscale CMOS Latches , 2009, 2009 27th IEEE VLSI Test Symposium.
[6] Resve Saleh,et al. Simulation and analysis of transient faults in digital circuits , 1992 .
[7] Narayanan Vijaykrishnan,et al. Analysis of soft error rate in flip-flops and scannable latches , 2003, IEEE International [Systems-on-Chip] SOC Conference, 2003. Proceedings..
[8] Lloyd W. Massengill,et al. Impact of scaling on soft-error rates in commercial microprocessors , 2002 .
[9] Chia-Hsiung Kao,et al. Single-ended SRAM with high test coverage and short test time , 2000, IEEE Journal of Solid-State Circuits.
[10] Rob A. Rutenbar,et al. Digital Circuit Design Challenges and Opportunities in the Era of Nanoscale CMOS , 2008, Proceedings of the IEEE.
[11] Jan M. Rabaey,et al. Digital Integrated Circuits: A Design Perspective , 1995 .
[12] P. Hazucha,et al. Impact of CMOS technology scaling on the atmospheric neutron soft error rate , 2000 .
[13] C. Detcheverry,et al. SEU critical charge and sensitive area in a submicron CMOS technology , 1997 .
[14] R. Baumann. Soft errors in advanced semiconductor devices-part I: the three radiation sources , 2001 .
[15] B.L. Bhuva,et al. Charge Collection and Charge Sharing in a 130 nm CMOS Technology , 2006, IEEE Transactions on Nuclear Science.
[16] A.F. Witulski,et al. Single Event Upsets in Deep-Submicrometer Technologies Due to Charge Sharing , 2008, IEEE Transactions on Device and Materials Reliability.
[17] Yong-Bin Kim,et al. A 11-Transistor Nanoscale CMOS Memory Cell for Hardening to Soft Errors , 2011, IEEE Transactions on Very Large Scale Integration (VLSI) Systems.
[18] Lee-Sup Kim,et al. Metastability of CMOS latch/flip-flop , 1990 .
[19] Dan Alexandrescu,et al. Low-Cost Highly-Robust Hardened Cells Using Blocking Feedback Transistors , 2008, 26th IEEE VLSI Test Symposium (vts 2008).
[20] Shi-Jie Wen,et al. Effects of multi-node charge collection in flip-flop designs at advanced technology nodes , 2010, 2010 IEEE International Reliability Physics Symposium.
[21] Lloyd W. Massengill,et al. Basic mechanisms and modeling of single-event upset in digital microelectronics , 2003 .