Effect of Temperature & Supply Voltage Variation on Stability of 9T SRAM Cell at 45 nm Technology for Various Process Corners
暂无分享,去创建一个
[1] B. Leupen,et al. Design and analysis , 1997 .
[2] Zhiyu Liu,et al. Characterization of a Novel Nine-Transistor SRAM Cell , 2008, IEEE Transactions on Very Large Scale Integration (VLSI) Systems.
[3] E. Seevinck,et al. Static-noise margin analysis of MOS SRAM cells , 1987 .
[4] Pradeep Singh,et al. An Investigation of the Relationships between Software Metrics and Defects , 2011 .
[5] Birla Shilpi,et al. Characterization of PNN Stack SRAM Cell at Deep Sub-Micron Technology with High Stability and Low Leakage for Multimedia Applications , 2011 .
[6] Shilpi Birla,et al. Static Noise Margin Analysis of Various SRAM Topologies , 2011 .
[7] J. Meindl,et al. The impact of intrinsic device fluctuations on CMOS SRAM cell stability , 2001, IEEE J. Solid State Circuits.
[8] Jiajing Wang,et al. Analyzing static and dynamic write margin for nanometer SRAMs , 2008, Proceeding of the 13th international symposium on Low power electronics and design (ISLPED '08).
[9] A.P. Chandrakasan,et al. Static noise margin variation for sub-threshold SRAM in 65-nm CMOS , 2006, IEEE Journal of Solid-State Circuits.
[10] A.P. Chandrakasan,et al. A Reconfigurable 8T Ultra-Dynamic Voltage Scalable (U-DVS) SRAM in 65 nm CMOS , 2009, IEEE Journal of Solid-State Circuits.
[11] Zheng Guo,et al. Large-scale read/write margin measurement in 45nm CMOS SRAM arrays , 2008, 2008 IEEE Symposium on VLSI Circuits.
[12] Yong-Bin Kim,et al. Design and analysis of a 32 nm PVT tolerant CMOS SRAM cell for low leakage and high stability , 2010, Integr..