Highly reliable STT MRAM using fully depleted body and buried 4H-SiC NMOS
暂无分享,去创建一个
[1] Yan Peng,et al. Thermal conductivity of 4H-SiC single crystals , 2013 .
[2] Patrick Ndai,et al. Design Paradigm for Robust Spin-Torque Transfer Magnetic RAM (STT MRAM) From Circuit/Architecture Perspective , 2010, IEEE Transactions on Very Large Scale Integration (VLSI) Systems.
[3] Luan Tran,et al. 45nm low power CMOS logic compatible embedded STT MRAM utilizing a reverse-connection 1T/1MTJ cell , 2009, 2009 IEEE International Electron Devices Meeting (IEDM).
[4] Brajesh Kumar Kaushik,et al. Novel 4F2 Buried-Source-Line STT MRAM Cell With Vertical GAA Transistor as Select Device , 2014, IEEE Transactions on Nanotechnology.
[5] Tom Zhong,et al. High Spin Torque Efficiency of Magnetic Tunnel Junctions with MgO/CoFeB/MgO Free Layer , 2012 .
[6] C. Mazure,et al. Alternative dielectrics for advanced SOI MOSFETs: thermal properties and short channel effects , 2004, 2004 IEEE International SOI Conference (IEEE Cat. No.04CH37573).
[7] Brajesh Kumar Kaushik,et al. Modeling of In-Plane Magnetic Tunnel Junction for Mixed Mode Simulations , 2014, IEEE Transactions on Magnetics.
[8] Takayuki Kawahara,et al. Spin-transfer torque RAM technology: Review and prospect , 2012, Microelectron. Reliab..