Extraction of Trap Densities at Front and Back Interfaces in Thin-Film Transistors

A technique for extracting trap densities at front and back interfaces has been developed for thin-film transistors. This extraction technique utilizes front and back capacitance-voltage characteristics, Q=CV, the Poisson equation and carrier density equations. The validity of this extraction technique is confirmed using device simulation. Actual trap densities are extracted, and it is found that both trap densities have the same figure. Moreover, they include deep states and therefore seem to be caused by dangling bonds.