Programmable Frequency-Divider for Millimeter-Wave PLL Frequency Synthesizers
暂无分享,去创建一个
[1] Kiat Seng Yeo,et al. Design of a low power wide-band high resolution programmable frequency divider , 2005, IEEE Transactions on Very Large Scale Integration (VLSI) Systems.
[2] C. Svensson,et al. Fast CMOS nonbinary divider and counter , 1993 .
[3] Burhanuddin Yeop Majlis,et al. CMOS High-Speed 1/14 Dynamic Frequency Divider , 2006, 2006 International RF and Microwave Conference.
[4] Kyoung-Rok Cho,et al. A CMOS dual-modulus prescaler based on a new charge sharing free D-flip-flop , 2001, Proceedings 14th Annual IEEE International ASIC/SOC Conference (IEEE Cat. No.01TH8558).
[5] S. Cipriani,et al. Low-IF 90nm CMOS receiver for 2.5G application , 2004, Proceedings of the 12th IEEE Mediterranean Electrotechnical Conference (IEEE Cat. No.04CH37521).
[6] Wilhelmus A. M. Van Noije,et al. A 3.5 mW Programmable High Speed Frequency Divider for a 2.4 GHz CMOS Frequency Synthesizer , 2005, 2005 18th Symposium on Integrated Circuits and Systems Design.
[7] B. Razavi. Monolithic phase-locked loops and clock recovery circuits : theory and design , 1996 .
[8] Yuanfu Zhao,et al. An SEU-Tolerant Programmable Frequency Divider , 2007, 8th International Symposium on Quality Electronic Design (ISQED'07).
[9] S. Glisic,et al. A Fully Differential 60 GHz Receiver Front-End with Integrated PLL in SiGe:C BiCMOS , 2006, 2006 European Microwave Integrated Circuits Conference.
[10] Joy Laskar,et al. A 90nm CMOS 60GHz Radio , 2008, 2008 IEEE International Solid-State Circuits Conference - Digest of Technical Papers.