ESD Phenomena and Protection Issues in CMOS Output Buffers

In VLSI devices with 1 ¿m CMOS technologies the use of silicided diffusions has been found to have a negative impact on the ESD protection levels of both inputs and outputs. In this paper the ESD phenomena for CMOS output buffers is presented to show that it can be improved for advanced processes. The primary findings here show that the p-channel device of the buffer can be made to play a significant role and that this feature can be used to achieve good protection for positive stress with respect to both VDD and VSS.

[1]  N. Khurana,et al.  ESD on CHMOS Devices - Equivalent Circuits, Physical Models and Failure Mechanisms , 1985, 23rd International Reliability Physics Symposium.

[2]  Kueing-Long Chen,et al.  Electrostatic discharge protection for one micron CMOS devices and circuits , 1986, 1986 International Electron Devices Meeting.

[3]  R.N. Rountree,et al.  NMOS protection circuitry , 1985, IEEE Transactions on Electron Devices.

[4]  C. Duvvury,et al.  ESD Protection Reliability in 1μM CMOS Technologies , 1986, 24th International Reliability Physics Symposium.