High performance RF SOI MOSFET varactor modeling and design

This paper presents an RF model of an accumulation-mode MOS varactor with a high capacitance tuning range in a multi-finger layout. This model is based on the physical parameters of the device, and it can describe the voltage dependent capacitance, as well as the parasitic circuit elements. It employs a single topology with lumped elements derived from the device, so that it can be easily integrated into common circuit simulators, as well as directly linked to a p-cell. A Verilog-A model of the varactor has been presented and verified with Cadence for circuit simulation. Good agreements between measured data and simulation results were obtain in the frequency range of 0.1 to 10 GHz by de-embedding from the test frame.

[1]  R. Castello,et al.  A metal-oxide-semiconductor varactor , 1999, IEEE Electron Device Letters.

[2]  E. Seebacher,et al.  MOS varactor modeling with a subcircuit utilizing the BSIM3v3 model , 2002 .

[3]  S. Simon Wong,et al.  Analysis and optimization of accumulation-mode varactor for RF ICs , 1998, 1998 Symposium on VLSI Circuits. Digest of Technical Papers (Cat. No.98CH36215).

[4]  T. Melly,et al.  Design of high-Q varactors for low-power wireless applications using a standard CMOS process , 2000, IEEE Journal of Solid-State Circuits.

[5]  Hyungcheol Shin,et al.  A new RF model for the accumulation-mode MOS varactor , 2003, IEEE MTT-S International Microwave Symposium Digest, 2003.

[6]  Shoou-Jinn Chang,et al.  BSIM3v3-based varactor model , 2001 .