LUT-based FPGA Implementation of SMS4/AES/Camellia
暂无分享,去创建一个
Li Li | Erhong Lu | Xianwei Gao | Kun Lang | Li Li | Kun Lang | Xian-wei Gao | Er-hong Lu
[1] J. Rose,et al. The effect of LUT and cluster size on deep-submicron FPGA performance and density , 2000, IEEE Transactions on Very Large Scale Integration (VLSI) Systems.
[2] Mitsuru Matsui,et al. A Description of the Camellia Encryption Algorithm , 2004, RFC.
[3] Jonathan Rose,et al. The effect of logic block architecture on FPGA performance , 1992 .
[4] A. El Gamal,et al. PLA-based FPGA Area Versus Cell C+ Granularity , 1992, 1992 Proceedings of the IEEE Custom Integrated Circuits Conference.
[5] Jonathan Rose,et al. Architecture of field-programmable gate arrays: the effect of logic block functionality on area efficiency , 1990 .
[6] A. El Gamal,et al. FPGA performance versus cell granularity , 1991, Proceedings of the IEEE 1991 Custom Integrated Circuits Conference.
[7] Brian A. Carter,et al. Advanced Encryption Standard , 2007 .