Testing of Precision DAC Using Low-Resolution ADC With Wobbling
暂无分享,去创建一个
[1] Yonghua Cong,et al. A 1.5 V 14 b 100 MS/s self-calibrated DAC , 2003, 2003 IEEE International Solid-State Circuits Conference, 2003. Digest of Technical Papers. ISSCC..
[2] R. de Vries,et al. Decreasing the sensitivity of ADC test parameters by means of wobbling , 1998, Proceedings. 16th IEEE VLSI Test Symposium (Cat. No.98TB100231).
[3] Yves Rolain,et al. Static nonlinearity testing of digital-to-analog converters , 2001, IEEE Trans. Instrum. Meas..
[4] Vinita Vasudevan,et al. A built-in-self-test scheme for digital to analog converters , 2004, 17th International Conference on VLSI Design. Proceedings..
[5] Degang Chen,et al. Testing of Precision DACs Using Low-Resolution ADCs with Dithering , 2006, 2006 IEEE International Test Conference.
[6] W. Groeneveld,et al. A self calibration technique for monolithic high-resolution D/A converters , 1989, IEEE International Solid-State Circuits Conference, 1989 ISSCC. Digest of Technical Papers.
[7] R. de Vries,et al. Decreasing the Sensitivity of ADC Test Parameters by Means of Wobbling , 1999, J. Electron. Test..
[8] Mohamad Sawan,et al. On chip testing data converters using static parameters , 1998, IEEE Trans. Very Large Scale Integr. Syst..
[9] Bang-Sup Song,et al. A self-trimming 14-b 100-MS/s CMOS DAC , 2000, IEEE Journal of Solid-State Circuits.