Effect of stacking chips and fluid/structure interaction simulation in 3D stacked flip-chip encapsulation process

In current study, simulation analysis was conducted to investigate the fluid/structure interaction (FSI) phenomenon in two, three, and four stacking chips package with through silicon via (TSV) during encapsulation process. In actual packaging, the visualization of FSI phenomenon is very hard due to the package size limitation, low availability of suitable equipment, and high experimental setup cost. Thus, modeling software such as FLUENT and ABAQUS were used to predict the fluid flow and structural deformation during the encapsulation process. Imitated package with scaled dimension were modeled using both finite volume and finite element code, coupled with MPCCI to perform the FSI analysis. The effects of increase in stacking chips number were investigated. All the three cases showed a similar mould filling rate using the designed inlet and outlet dimension. Moreover, void formation was also successfully reduced. Maximum von Mises stress and maximum displacement on perimeter of silicon chips and structure of TSV and solder bump were also determined. Larger chip displacement was observed at the edge compared to the corner of the chip. For two and four stacked chips package, the largest displacement of TSV and solder bumps structure occurred at the highest point of the structure while largest displacement occurred at the interface between the highest chip and its subsequent chip for three stacked chip package. The simulation model enhanced the understanding of FSI for stacked chip package during encapsulation process by providing better visualization and realistic prediction.

[1]  W. C. Leong,et al.  Fluid/Structure Interaction Analysis of the Effects of Solder Bump Shapes and Input/Output Counts on Moulded Packaging , 2012, IEEE Transactions on Components, Packaging and Manufacturing Technology.

[2]  Wei Keat Loh,et al.  FSI Simulation of Wire Sweep PBGA Encapsulation Process Considering Rheology Effect , 2012, IEEE Transactions on Components, Packaging and Manufacturing Technology.

[3]  Riko Radojcic,et al.  Three Dimensional System Integration: IC Stacking Process and Design , 2010 .

[4]  Leila Ladani,et al.  Numerical analysis of thermo-mechanical reliability of through silicon vias (TSVs) and solder interconnects in 3-dimensional integrated circuits , 2010 .

[5]  C. Y. Khor,et al.  Study on the fluid/structure interaction at different inlet pressures in molded packaging , 2011 .

[6]  Cher Ming Tan,et al.  Electromigration performance of Through Silicon Via (TSV) - A modeling approach , 2010, Microelectron. Reliab..

[7]  Andrew C. Rudack,et al.  3D-interconnect: Visualization of extrusion and voids induced in copper-filled through-silicon vias (TSVs) at various temperatures using X-ray microscopy , 2012 .

[8]  John H. Lau,et al.  TSV manufacturing yield and hidden costs for 3D IC integration , 2010, 2010 Proceedings 60th Electronic Components and Technology Conference (ECTC).

[9]  S. A. Bidstrup-Allen,et al.  Computational Modeling and Validation of the Encapsulation of Plastic Packages by Transfer Molding , 2000 .

[10]  P. Moor 3D integration technologies for imaging applications , 2008 .

[11]  K. Chiang,et al.  Strength evaluation of silicon die for 3D chip stacking packages using ABF as dielectric and barrier layer in through-silicon via , 2010 .

[12]  Ingrid De Wolf,et al.  Processing assessment and adhesion evaluation of copper through-silicon vias (TSVs) for three-dimensional stacked-integrated circuit (3D-SIC) architectures , 2010, Microelectron. Reliab..

[13]  M. K. Abdullah,et al.  Numerical analysis on the effects of different inlet gates and gap heights in TQFP encapsulation process , 2011 .

[14]  Yu Yang,et al.  Detection of failure sites by focused ion beam and nano-probing in the interconnect of three-dimensional stacked circuit structures , 2008, Microelectron. Reliab..