Time-Domain Modeling of an RF All-Digital PLL
暂无分享,去创建一个
Poras T. Balsara | Robert B. Staszewski | Ioannis L. Syllaios | R. Staszewski | P. Balsara | I. Syllaios
[1] O. Moreira-Tamayo,et al. All-digital TX frequency synthesizer and discrete-time receiver for Bluetooth radio in 130-nm CMOS , 2004, IEEE Journal of Solid-State Circuits.
[2] G. Baudoin,et al. Time behavioral model for phase-domain ADPLL based frequency synthesizer , 2006, 2006 IEEE Radio and Wireless Symposium.
[3] Poras T. Balsara,et al. Phase-domain all-digital phase-locked loop , 2005, IEEE Transactions on Circuits and Systems II: Express Briefs.
[4] T. Kwasniewski,et al. Event-Driven Modeling and Simulation of an Digital PLL , 2006, 2006 IEEE International Behavioral Modeling and Simulation Workshop.
[5] R.B. Staszewski,et al. A digitally controlled oscillator in a 90 nm digital CMOS process for mobile phones , 2005, IEEE Journal of Solid-State Circuits.
[6] Poras T. Balsara,et al. Event-driven Simulation and modeling of phase noise of an RF oscillator , 2005, IEEE Transactions on Circuits and Systems I: Regular Papers.
[7] Poras T. Balsara,et al. 1.3 V 20 ps time-to-digital converter for frequency synthesis in 90-nm CMOS , 2006, IEEE Transactions on Circuits and Systems II: Express Briefs.
[8] K. Muhammad,et al. All-digital PLL and transmitter for mobile phones , 2005, IEEE Journal of Solid-State Circuits.