A 10 b 300 MHz interpolated-parallel A/D converter

A 10-b A/D converter with a maximum conversion frequency of 300 MHz, which is four times higher than that for reported 10-b A/D converters, is developed. With an interpolated parallel conversion scheme, the severe requirements for V/sub be/ mismatch can be reduced significantly. It is possible to implement an ultrahigh f/sub T/ of a 25 GHz bipolar transistor to the parallel A/D converter with small differential nonlinearity. SNR of 48 dB and total harmonic distortion of 47 dB at the input frequency of 50 MHz can be achieved. By means of folded differential logic circuits, the number of logic gates is reduced to half that of the conventional approach. The chip is composed of 36 K elements and consumes 4.0 W on a 9.0 mm*4.2 mm die.<<ETX>>

[1]  Akira Matsuzawa,et al.  An 8b 600MHz flash A/D converter with multistage duplex gray coding , 1991, 1991 Symposium on VLSI Circuits.

[2]  R. Petschacher,et al.  A 10-b 75-MSPS subranging A/D converter with integrated sample and hold , 1990 .

[3]  C. Lane A 10-bit 60 Msps flash ADC , 1989, Proceedings of the Bipolar Circuits and Technology Meeting.