A 480 MHz RISC microprocessor in a 0.12 /spl mu/m L/sub eff/ CMOS technology with copper interconnects
暂无分享,去创建一个
D. Kramer | S. Geissler | N. Rohrer | M. Canada | C. Akrout | P. Kartschoke | G. Salem | D. Cawthron | R. Floyd | R. Goldblatt | R. Houle | P. McCormick | R. Schulz | L. Su | L. Whitney
[1] P. Roper,et al. Full copper wiring in a sub-0.25 /spl mu/m CMOS ULSI technology , 1997, International Electron Devices Meeting. IEDM Technical Digest.
[2] C. Nicoletta,et al. A 250 MHz 5 W RISC microprocessor with on-chip L2 cache controller , 1997, 1997 IEEE International Solids-State Circuits Conference. Digest of Technical Papers.
[3] G. Gerosa,et al. A wide-bandwidth low-voltage PLL for PowerPC microprocessors , 1995 .