Are on-chip power-ground planes really needed? A signal integrity perspective

We use the on-chip bus characterization methodology of to study the impact of the on-chip power distribution system on the signal integrity of a 12-line bus. We compare two power supply systems implemented in the same Cu BEOL stack: an entirely grid-based system and a system similar to in that it contains one metal layer dedicated to V/sub dd/ and one metal layer dedicated to V/sub ss/. We show that while the dedicated power/ground layers do contribute to the mitigation of the inductive and return-path impedance effects, the ultimate signal integrity of the on-chip bus depends on the interplay between resistive losses, electromagnetic couplings (capacitive and inductive), and the driving and receiving circuitry.

[1]  A. Deutsch,et al.  A CAD methodology for the characterization of wide on-chip buses , 2003, Electrical Performance of Electrical Packaging (IEEE Cat. No. 03TH8710).

[2]  Robert H. Dennard,et al.  Modeling and characterization of long on-chip interconnections for high-performance microprocessors , 1995, IBM Journal of Research and Development.

[3]  T.H. Lee,et al.  A 600 MHz superscalar RISC microprocessor with out-of-order execution , 1997, 1997 IEEE International Solids-State Circuits Conference. Digest of Technical Papers.

[4]  Stefan Rusu,et al.  A 1.5GHz third generation Itanium 2 processor , 2003, Proceedings 2003. Design Automation Conference (IEEE Cat. No.03CH37451).