Detailed simulation study of embedded SiGe and Si:C source/drain stressors in nanoscaled silicon on insulator metal oxide semiconductor field effect transistors

Strained silicon techniques have become an indispensable technology feature, enabling the momentum of semiconductor scaling. Embedded silicon-germanium (eSiGe) is already widely adopted in the industry and delivers outstanding p-metal oxide semiconductor field effect transistor (MOSFET) performance improvements. The counterpart for n-MOSFET is embedded silicon-carbon (eSi:C). However, n-MOSFET performance improvement is much more difficult to achieve with eSi:C due to the challenging process integration. In this study, detailed TCAD simulations are employed to compare the efficiency of eSiGe and eSi:C stressors and to estimate their potential for performance enhancements in future nanoscaled devices with gate lengths down to 20nm. It is found that eSiGe as a stressor is superior to eSi:C in deeply scaled and highly strained devices due to its easier process integration, reduced parasitic resistance, and nonlinear effects in the silicon band structure, favoring hole mobility enhancement at high strain levels.

[1]  E. Simoen,et al.  Gate Influence on the Layout Sensitivity of $ \hbox{Si}_{1 - x}\hbox{Ge}_{x}\ \hbox{S/D}$ and $\hbox{Si}_{1 - y}\hbox{C}_{y}\ \hbox{S/D}$ Transistors Including an Analytical Model , 2008, IEEE Transactions on Electron Devices.

[2]  E. Chor,et al.  Schottky barrier height tuning of silicide on Si1−xCx , 2007 .

[3]  R. Wise,et al.  Fundamentals of silicon material properties for successful exploitation of strain engineering in modern CMOS manufacturing , 2006, IEEE Transactions on Electron Devices.

[4]  D. Chidambarrao,et al.  Strain effects on device characteristics: Implementation in drift-diffusion simulators , 1993 .

[5]  P. Griffin,et al.  Boron diffusion in strained and strain-relaxed SiGe , 2005 .

[6]  A. V. Drigo,et al.  LATTICE PARAMETER IN SI1-YCY EPILAYERS: DEVIATION FROM VEGARD'S RULE , 1998 .

[7]  Y. Kanda,et al.  A graphical representation of the piezoresistance coefficients in silicon , 1982, IEEE Transactions on Electron Devices.

[8]  S. Thompson,et al.  Physics of strain effects in semiconductors and metal-oxide-semiconductor field-effect transistors , 2007 .

[9]  Yee-Chia Yeo,et al.  Finite-element study of strain distribution in transistor with silicon–germanium source and drain regions , 2005 .

[10]  M. Lee,et al.  Strained Si, SiGe, and Ge channels for high-mobility metal-oxide-semiconductor field-effect transistors , 2005 .

[11]  R. Rooyackers,et al.  Scalability of the Si/sub 1-x/Ge/sub x/ source/drain technology for the 45-nm technology node and beyond , 2006, IEEE Transactions on Electron Devices.

[12]  Kah-Wee Ang,et al.  n-MOSFET With Silicon–Carbon Source/Drain for Enhancement of Carrier Transport , 2007, IEEE Transactions on Electron Devices.