Planar gain cell for low voltage operation and gigabit memories

A dynamic gain memory cell has been fabricated which, despite its planar design, can compete with the area requirements of one transistor DRAM cells (1T-cells) built in trench or 3D stacked technology. The described gain cell can be geometrically shrunk because the drain current of scaled down MOS transistors increases resulting in higher signal charge. Another attractive feature of the proposed gain memory cell is that it can be fabricated using a CMOS logic process to bridge the gap between DRAM and CMOS logic technology. Because of its inherent amplification, the gain cell delivers even at supply voltages below 2 V sufficient signal charge making it suitable for low voltage applications.

[1]  M. Takada,et al.  A new VLSI memory cell using DMOS technology (DMOS cell) , 1982, IEEE Transactions on Electron Devices.

[2]  F. Horiguchi,et al.  A self-amplifying (SEA) cell for future high density DRAMs , 1991, International Electron Devices Meeting 1991 [Technical Digest].

[3]  T. Nishida,et al.  A complementary gain cell technology for sub-1 V supply DRAMs , 1992, 1992 International Technical Digest on Electron Devices Meeting.

[4]  A. Nitayama,et al.  A Surrounding Gate Transistor (SGT) Gain Cell For Ultra High Density Drams , 1993, Symposium 1993 on VLSI Technology.