A simplified yield modeling method for design rule trade-off in interconnection substrates

Abstract In this paper, we present a pre-layout yield estimation approach to assess the impact of changing design rules to overall substrate cost. Introducing a density factor for interconnect substrates together with a simplified yield model, thus accelerating the “short failure” critical area estimation, a preliminary design rule trade-off is feasible. In order to assess a possible cost impact when changing the design rules, we used a nine-chip Pentium multi-chip module as a case study, where we re-calculated substrate sizes and first pass yields using our model. The results showed that there is only a narrow window of opportunity to profit economically from altering the rules.

[1]  Paul D. Franzon,et al.  A Layout-Driven Yield Predictor and Fault Generator , 1993 .

[2]  Duncan M. Walker,et al.  Hierarchical mapping of spot defects to catastrophic faults-design and applications , 1995 .

[3]  Charles H. Stapper Improved Yield Models for Fault-Tolerant Memory Chips , 1993, IEEE Trans. Computers.

[4]  Charles H. Stapper,et al.  Modeling of Defects in Integrated Circuit Photolithographic Patterns , 1984, IBM J. Res. Dev..

[5]  Anthony J. Walton,et al.  Efficient extra material critical area algorithms , 1999, IEEE Trans. Comput. Aided Des. Integr. Circuits Syst..

[6]  Way Kuo,et al.  An overview of manufacturing yield and reliability modeling for semiconductor products , 1999, Proc. IEEE.

[7]  Donald P. Seraphim Chip — Module — Package interfaces , 1977 .

[8]  Wojciech Maly,et al.  Hierarchical extraction of critical area for shorts in very large ICs , 1995, Proceedings of International Workshop on Defect and Fault Tolerance in VLSI.

[9]  R. W. Kelsall,et al.  Improved critical area prediction by application of pattern recognition techniques , 1996 .

[10]  G. A. Allan,et al.  A yield improvement technique for IC layout using local design rules , 1992, IEEE Trans. Comput. Aided Des. Integr. Circuits Syst..

[11]  Charles H. Stapper LSI yield modeling and process monitoring , 2000, IBM J. Res. Dev..

[12]  Israel Koren,et al.  Defect tolerance in VLSI circuits: techniques and yield analysis , 1998, Proc. IEEE.

[13]  Andrzej J. Strojwas,et al.  Realistic Yield Simulation for VLSIC Structural Failures , 1987, IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems.

[14]  Victor P. Nelson,et al.  Fault and Yield Modeling of MCMs for Automotive Applications , 1996 .