Egress buffer performance optimisation for FR-ATM interworking

The implementation of FR-ATM network is presenting challenging service interworking issues. This paper describes the process of build-up delay in a FR ATM interworking, and proposes a new approach to reduce the latency by increasing the PIR/SIR ratio. Furthermore, a case study is introduced in order to validate the proposed method. Finally, the burstiness, virtual bandwidth and buffer overflow affecting the network performance are discussed.

[1]  H. Achi,et al.  Reducing delays for frame relay customers over FR-ATM networks , 2002, 2002 IEEE International Conference on Industrial Technology, 2002. IEEE ICIT '02..

[2]  Kiseon Kim,et al.  A study on traffic parameters estimation of call admission control in ATM networks , 1999, Proceedings of IEEE. IEEE Region 10 Conference. TENCON 99. 'Multimedia Technology for Asia-Pacific Information Infrastructure' (Cat. No.99CH37030).

[3]  Sudhir S. Dixit,et al.  Traffic descriptor mapping and traffic control for frame relay over ATM network , 1998, TNET.

[4]  S. Dixit,et al.  Frame relay and ATM interworking , 1996 .