Modeling optimization of test patterns used in de-embedding method for through silicon via (TSV) measurement in silicon interposer

In this paper, the electrical performance of the test patterns used in the de-embedding method for TSV characterization was studied thoroughly. For all test patterns, full wave models were built and then analyzed based on simulated electrical performances. Equivalent circuit model analysis and parametric study results of the test patterns further demonstrate the accuracy of the full wave models. Furthermore, Scanning Electron Microscopy (SEM) measurements were taken for all the test patterns, and full wave models were optimized based on the measured dimensions. Finally, the response of the TSV pair was obtained by de-embedding the pads and traces from the TSV pair simulation with the test fixtures. Good agreement between the de-embedded results with analytical characterization and the full-wave simulation for a single TSV pair was achieved.

[1]  Makoto Motoyoshi,et al.  Through-Silicon Via (TSV) , 2009, Proceedings of the IEEE.

[2]  Jun Fan,et al.  Modeling and Application of Multi-Port TSV Networks in 3-D IC , 2013, IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems.

[3]  Da-Chiang Chang,et al.  A de-embedding method for extracting S-parameters of vertical interconnect in advanced packaging , 2011, 2011 IEEE 20th Conference on Electrical Performance of Electronic Packaging and Systems.

[4]  M. F. Chen,et al.  TSV RF de-embedding method and modeling for 3DIC , 2012, 2012 SEMI Advanced Semiconductor Manufacturing Conference.

[5]  Zhen Zhou,et al.  Analytical Modeling and Analysis of through Silicon Vias (TSVs) in High Speed Three-Dimensional System Integration , 2015 .

[6]  Joungho Kim,et al.  Electrical characterization of trough silicon via (TSV) depending on structural and material parameters based on 3D full wave simulation , 2007, 2007 International Conference on Electronic Materials and Packaging.

[7]  Dongwook Kim,et al.  Interposer design optimization for high frequency signal transmission in passive and active interposer using through silicon via (TSV) , 2011, 2011 IEEE 61st Electronic Components and Technology Conference (ECTC).

[8]  Jun Fan,et al.  Designing test patterns for effective measurement of typical TSV pairs in a silicon interposer , 2014, 2014 International Symposium on Electromagnetic Compatibility, Tokyo.

[9]  Zheng Xu,et al.  Through-Silicon-Via Fabrication Technologies, Passives Extraction, and Electrical Modeling for 3-D Integration/Packaging , 2013, IEEE Transactions on Semiconductor Manufacturing.

[10]  J. D. del Alamo,et al.  Fabrication and Characterization of Through-Substrate Interconnects , 2010, IEEE Transactions on Electron Devices.

[11]  David Chen,et al.  Through-Silicon-Via Characterization and Modeling Using a Novel One-Port De-Embedding Technique , 2013, IEICE Trans. Electron..