Chip-to-chip interconnects based on 3D stacking of optoelectrical dies on Si

We demonstrate a new approach to increase the optical interconnection bandwidth density by stacking the opto-electrical dies directly on the CMOS driver. The suggested implementation is aiming to provide a wafer scale process which will make the use of wire bonding redundant and will allow for impedance matched metallic wiring between the electronic driving circuit and its opto-electronic counter part. We suggest the use of a thick photoresist ramp between CMOS driver and opto-electrical dies surface as the bridge for supporting co-plannar waveguides (CPW) electrically plated with lithographic accuracy. In this way all three dimensions of the interconnecting metal layer, width, length and thickness can be completely controlled. In this 1st demonstration all processing is done on commercially available devices and products, and is compatible with CMOS processing technology. To test the applicability of CPW instead of wire bonds for interconnecting the CMOS circuit and opto-electronic chips, we have made test samples and tested their performance at speeds up to 10 Gbps. In this demonstration, a silicon substrate was used on which we evaporated gold co-planar waveguides (CPW) to mimic a wire on the driver. An optical link consisting of a VCSEL chip and a photodiode chip has been assembled and fully characterized using optical coupling into and out of a multimode fiber (MMF). A 10 Gb/s 27-1 NRZ PRBS signal transmitted from one chip to another chip was detected error free. A 4 dB receiver sensitivity penalty is measured for the integrated device compared to a commercial link.

[1]  Reza Ghodssi,et al.  Investigation of gray-scale technology for large area 3D silicon MEMS structures , 2003 .

[2]  Christian Baks,et al.  Dense 24 TX + 24 RX fiber-coupled optical module based on a holey CMOS transceiver IC , 2010, 2010 Proceedings 60th Electronic Components and Technology Conference (ECTC).

[3]  L. Schares,et al.  Terabus: Terabit/Second-Class Card-Level Optical Interconnect Technologies , 2006, IEEE Journal of Selected Topics in Quantum Electronics.

[4]  C. Schow,et al.  300-Gb/s 24-channel bidirectional Si carrier transceiver Optochip for board-level interconnects , 2008, 2008 58th Electronic Components and Technology Conference.

[5]  Laurent Schares,et al.  Towards exaflop servers and supercomputers: The roadmap for lower power and higher density optical interconnects , 2010, 36th European Conference and Exhibition on Optical Communication.

[6]  David A. B. Miller,et al.  Device Requirements for Optical Interconnects to Silicon Chips , 2009, Proceedings of the IEEE.

[7]  H.J.S. Dorren,et al.  Scaling limits for optical interconnects: Directly modulated versus externally modulated links , 2011, 2011 13th International Conference on Transparent Optical Networks.