Chip-to-chip interconnects based on 3D stacking of optoelectrical dies on Si
暂无分享,去创建一个
H. J. S. Dorren | O. Raz | J. Duis | P. Duan | B. E. Smalbrugge | O. Raz | B. Smalbrugge | H. Dorren | J. Duis | P. Duan
[1] Reza Ghodssi,et al. Investigation of gray-scale technology for large area 3D silicon MEMS structures , 2003 .
[2] Christian Baks,et al. Dense 24 TX + 24 RX fiber-coupled optical module based on a holey CMOS transceiver IC , 2010, 2010 Proceedings 60th Electronic Components and Technology Conference (ECTC).
[3] L. Schares,et al. Terabus: Terabit/Second-Class Card-Level Optical Interconnect Technologies , 2006, IEEE Journal of Selected Topics in Quantum Electronics.
[4] C. Schow,et al. 300-Gb/s 24-channel bidirectional Si carrier transceiver Optochip for board-level interconnects , 2008, 2008 58th Electronic Components and Technology Conference.
[5] Laurent Schares,et al. Towards exaflop servers and supercomputers: The roadmap for lower power and higher density optical interconnects , 2010, 36th European Conference and Exhibition on Optical Communication.
[6] David A. B. Miller,et al. Device Requirements for Optical Interconnects to Silicon Chips , 2009, Proceedings of the IEEE.
[7] H.J.S. Dorren,et al. Scaling limits for optical interconnects: Directly modulated versus externally modulated links , 2011, 2011 13th International Conference on Transparent Optical Networks.