Statistical analysis is generally seen as the next EDA technology for timing and power sign-off. Research into this field has seen significant activity started about five years ago. Recently, interest appears to have fallen off somewhat. Also, while a lot of focus has been put on research fundamentals, extremely few applications in industry have been reported so far. Therefore, a group including Infineon Technologies as a leading semiconductor IDM and various universities and research institutes, as well as an EDA provider has tackled key challenges to enable statistical design in industry in a publicly funded project called ldquoSigma65rdquo. Sigma65 strives to provide key foundations to allow a change from traditional deterministic design methods to future design methods driven by statistical considerations. The project starts with statistical modeling and optimization of library components and ranges to statistical techniques for designing ICs on gate level and higher levels. In this paper, we present some results of this project, demonstrating how the interaction between industrial perspective, research institutions and EDA provider enables solutions which are applicable already in the near future. After an overview of the industrial perspective of the current situation in dealing with variations recent results on both statistical timing and power analysis will be given. In addition, recent research advances on fast yield estimation concerning parametric timing yield will be given.
[1]
T. Hesterberg,et al.
Weighted Average Importance Sampling and Defensive Mixture Distributions
,
1995
.
[2]
Alexander Korshak,et al.
An effective current source cell model for VDSM delay calculation
,
2001,
Proceedings of the IEEE 2001. 2nd International Symposium on Quality Electronic Design.
[3]
Helmut Graeb,et al.
Analog Design Centering and Sizing
,
2007
.
[4]
David Blaauw,et al.
Statistical Timing Analysis for Intra-Die Process Variations with Spatial Correlations
,
2003,
ICCAD 2003.
[5]
Lawrence T. Pileggi,et al.
Projection-based statistical analysis of full-chip leakage power with non-log-normal distributions
,
2006,
2006 43rd ACM/IEEE Design Automation Conference.
[6]
David Blaauw,et al.
Statistical Analysis and Optimization for VLSI: Timing and Power
,
2005,
Series on Integrated Circuits and Systems.