AES-GCM and AEGIS: Efficient and High Speed Hardware Implementations
暂无分享,去创建一个
Habib Mehrez | Roselyne Chotin-Avot | Karim M. Abdellatif | H. Mehrez | R. Chotin-Avot | K. M. Abdellatif
[1] John Viega,et al. The Security and Performance of the Galois/Counter Mode (GCM) of Operation , 2004, INDOCRYPT.
[2] A. Satoh. High-speed hardware architectures for authenticated encryption mode GCM , 2006, 2006 IEEE International Symposium on Circuits and Systems.
[3] Gang Zhou,et al. Efficient and High-Throughput Implementations of AES-GCM on FPGAs , 2007, 2007 International Conference on Field-Programmable Technology.
[4] Gang Zhou,et al. Improving Throughput of AES-GCM with Pipelined Karatsuba Multipliers on FPGAs , 2009, ARC.
[5] Jérémie Crenne,et al. Efficient key-dependent message authentication in reconfigurable hardware , 2011, 2011 International Conference on Field-Programmable Technology.
[6] Wolfgang Fichtner,et al. FPGA parallel-pipelined AES-GCM core for 100G Ethernet applications , 2010, 2010 Proceedings of ESSCIRC.
[7] Habib Mehrez,et al. Authenticated encryption on FPGAs from the static part to the reconfigurable part , 2014, Microprocess. Microsystems.
[8] Bart Preneel,et al. AEGIS: A Fast Authenticated Encryption Algorithm , 2013, Selected Areas in Cryptography.