A 1.9mW Portable ADPLL-based Frequency Synthesizer for High Speed Clock Generation
暂无分享,去创建一个
[1] O. Moreira-Tamayo,et al. All-digital TX frequency synthesizer and discrete-time receiver for Bluetooth radio in 130-nm CMOS , 2004, IEEE Journal of Solid-State Circuits.
[2] Thomas Olsson,et al. A Digital PLL Made from Standard Cells , 2001 .
[3] M. Maymandi-Nejad,et al. A monotonic digitally controlled delay element , 2005, IEEE Journal of Solid-State Circuits.
[4] Chiang,et al. A 3.3V ALL DIGITAL PHASE-LOCKED LOOP WITH SMALL DCO , 2004 .
[5] J. Lundberg,et al. An All-Digital Phase-Locked Loop with 50-Cycle Lock Time Suitable for High-Performance Microprocessors(Special Issue on the 1994 VLSI Circuits Symposium) , 1995 .
[6] Roland E. Best. Phase-Locked Loops , 1984 .
[7] Manoj Sachdev,et al. A digitally programmable delay element: design and analysis , 2003, IEEE Trans. Very Large Scale Integr. Syst..
[8] P. Nilsson,et al. A digitally controlled PLL for SoC applications , 2004, IEEE Journal of Solid-State Circuits.