Temperature insensitive design for power gated circuits
暂无分享,去创建一个
[1] Enrico Macii,et al. Temperature-Insensitive Dual- $V_{\rm th}$ Synthesis for Nanometer CMOS Technologies Under Inverse Temperature Dependence , 2010, IEEE Transactions on Very Large Scale Integration (VLSI) Systems.
[2] Volkan Kursun,et al. Temperature-adaptive voltage tuning for enhanced energy efficiency in ultra-low-voltage circuits , 2008, Microelectron. J..
[3] Paul Ampadu,et al. Managing Temperature Effects in Nanoscale Adaptive Systems , 2011 .
[4] Paul Ampadu,et al. Temperature Effects in Semiconductors , 2012 .
[5] Marco Lanuzza,et al. Dynamic gate-level body biasing for subthreshold digital design , 2014, 2014 IEEE 5th Latin American Symposium on Circuits and Systems.
[6] Davide Pandini,et al. Exploiting body biasing for leakage reduction: A case study , 2013, 2013 IEEE Computer Society Annual Symposium on VLSI (ISVLSI).
[7] Seong-Ook Jung,et al. A DLL With Dual Edge Triggered Phase Detector for Fast Lock and Low Jitter Clock Generator , 2012, IEEE Transactions on Circuits and Systems I: Regular Papers.
[8] Shin'ichiro Mutoh,et al. 1-V power supply high-speed digital circuit technology with multithreshold-voltage CMOS , 1995, IEEE J. Solid State Circuits.
[9] Wenceslas Rahajandraibe,et al. 2.45-GHz-CMOS temperature compensated multi-controlled oscillator for IEEE 802.15 wireless PAN , 2006 .
[10] Enrico Macii,et al. Temperature-insensitive synthesis using multi-vt libraries , 2008, GLSVLSI '08.