A highly reliable multi-cell antifuse scheme using DRAM cell capacitors
暂无分享,去创建一个
Soo-Won Kim | Young-Hyun Jun | Jong-Pil Son | Churoo Park | Hong-Sun Hwang | Jin Ho Kim | Seong-Jin Jang | Joo Sun Choi | Seung Uk Han | Woo Song Ahn | Byung-Sick Moon
[1] Jae-Kyung Wee,et al. A post-package bit-repair scheme using static latches with bipolar-voltage programmable antifuse circuit for high-density DRAMs , 2001, 2001 Symposium on VLSI Circuits. Digest of Technical Papers (IEEE Cat. No.01CH37185).
[2] 블로덱 쿠르자노위츠. Split-channel antifuse array architecture , 2005 .
[3] Feng Li,et al. Evaluation of SiO/sub 2/ antifuse in a 3D-OTP memory , 2004, IEEE Transactions on Device and Materials Reliability.
[4] Jae-Kyung Wee,et al. A post-package bit-repair scheme using static latches with bipolar-voltage programmable antifuse circuit for high-density DRAMs , 2002 .
[5] Jae-Kyung Wee,et al. An antifuse EPROM circuitry scheme for field-programmable repair in DRAM , 2000, IEEE Journal of Solid-State Circuits.
[6] Feng Li,et al. Evaluation of SiO Antifuse in a 3D-OTP Memory , 2004 .