Vertical Noise Coupling From On-Chip Switching-Mode Power Supply in a Mixed-Signal Stacked 3-D-IC

In this paper, we propose a fast and accurate model of the vertical noise coupling from an on-chip switching-mode power supply (SMPS) to a low noise amplifier (LNA) in a stacked 3-D-IC. To achieve both speed and accuracy, the model is based on the analytic formulas of static R, L, and C parasitic extraction, and includes consideration of the phase difference in the on-chip inductors using a new iterative calculation method. The proposed model and the prediction of vertically coupled noise at the LNA output using the model are experimentally validated on a fabricated stacked 3-D-IC consisting of an onchip SMPS and LNA. Good agreement with the measurements is confirmed in both the frequency domain and the time domain. The enhancements of the proposed model, including the broad model bandwidth (<; 4 GHz) as good as 3-D EM solver and 99% reduction of the simulation elapsed time (2 s) from 3-D EM solver, are confirmed. This paper also analyzes: 1) the impact of vertical noise coupling on the RF signal gain performance of the LNA and 2) the impact of variation in the stacking configuration, location, and thickness of the stacked LNA on the vertical noise coupling using the proposed model. Based on the results of our analysis, this paper proposes and verifies an effective method to reduce the vertical noise coupling using the proposed model.

[1]  En-Xiao Liu,et al.  Progress Review of Electromagnetic Compatibility Analysis Technologies for Packages, Printed Circuit Boards, and Novel Interconnects , 2010, IEEE Transactions on Electromagnetic Compatibility.

[2]  K.J. Chen,et al.  A Physical Model for On-Chip Spiral Inductors With Accurate Substrate Modeling , 2006, IEEE Transactions on Electron Devices.

[3]  M. Steyaert,et al.  An 800mW fully-integrated 130nm CMOS DC-DC step-down multi-phase converter, with on-chip spiral inductors and capacitors , 2009, 2009 IEEE Energy Conversion Congress and Exposition.

[4]  Junho Lee,et al.  High-Frequency Scalable Electrical Model and Analysis of a Through Silicon Via (TSV) , 2011, IEEE Transactions on Components, Packaging and Manufacturing Technology.

[5]  Joungho Kim,et al.  Estimation of Vertical Noise Coupling on 900MHz Low Noise Amplifier from 200MHz On-chip Switching-mode Power Supply in 3D-IC , 2011 .

[6]  Marc Belleville,et al.  Inductance and capacitance analytic formulas for VLSI interconnects , 1996 .

[7]  Cheng-Kok Koh,et al.  Exact closed-form formula for partial mutual inductances of rectangular conductors , 2003 .

[8]  Gu-Yeon Wei,et al.  Enabling On-Chip Switching Regulators for Multi-Core Processors using Current Staggering , 2007 .

[9]  D. Dawson,et al.  A Closed-Form Expression for Representing the Distributed Nature of the Spiral Inductor , 1986, Microwave and Millimeter-Wave Monolithic Circuits.

[10]  N. M. Ibrahim,et al.  Analysis of current crowding effects in multiturn spiral inductors , 2001 .

[11]  Yu Cao,et al.  Frequency-independent equivalent-circuit model for on-chip spiral inductors , 2003 .

[12]  R. Harjani,et al.  A High-Efficiency DC–DC Converter Using 2 nH Integrated Inductors , 2008, IEEE Journal of Solid-State Circuits.

[13]  A. E. Ruehii Inductance Calculations in a Complex Integrated Circuit Environment , 2002 .

[14]  B. Bakkaloglu,et al.  A Multistage Interleaved Synchronous Buck Converter With Integrated Output Filter in 0.18 $\mu$m SiGe Process , 2007, IEEE Transactions on Power Electronics.

[15]  Joungho Kim,et al.  Vertical noise coupling on wideband low noise amplifier from on-chip switching-mode DC-DC converter in 3D-IC , 2011, 2011 8th Workshop on Electromagnetic Compatibility of Integrated Circuits.

[16]  Sung Kyu Lim,et al.  Physical design for 3D system on package , 2005, IEEE Design & Test of Computers.

[17]  Junho Lee,et al.  Modeling and Analysis of Through-Silicon Via (TSV) Noise Coupling and Suppression Using a Guard Ring , 2011, IEEE Transactions on Components, Packaging and Manufacturing Technology.