A Dual-Rail Hybrid Analog/Digital Low-Dropout Regulator With Dynamic Current Steering for a Tunable High PSRR and High Efficiency
暂无分享,去创建一个
Xiaosen Liu | Krishnan Ravichandran | Vivek De | James W. Tschanz | Harish K. Krishnamurthy | Nachiket Desai | Claudia Barrera | Jing Han | Rajasekhara M. Narayana Bhatla | Scott Chiu | Zakir K. Ahmed | Nachiket V. Desai | J. Tschanz | V. De | H. Krishnamurthy | Xiaosen Liu | K. Ravichandran | Zakir Ahmed | Claudia P. Barrera | Jing Han | Scott Chiu
[1] Xiaosen Liu,et al. A Dual-Rail Hybrid Analog/Digital LDO with Dynamic Current Steering for Tunable High PSRR and High Efficiency , 2020, 2020 IEEE Symposium on VLSI Circuits.
[2] Sanjeev Khushu,et al. 8.1 Lakefield and Mobility Compute: A 3D Stacked 10nm and 22FFL Hybrid Processor System in 12×12mm2, 1mm Package-on-Package , 2020, 2020 IEEE International Solid- State Circuits Conference - (ISSCC).
[3] K. Entesari,et al. High PSR Low Drop-Out Regulator With Feed-Forward Ripple Cancellation Technique , 2010, IEEE Journal of Solid-State Circuits.
[4] Vivek De,et al. A Variation-Adaptive Integrated Computational Digital LDO in 22-nm CMOS With Fast Transient Response , 2020, IEEE Journal of Solid-State Circuits.
[5] Mohammad A. Al-Shyoukh,et al. A Transient-Enhanced Low-Quiescent Current Low-Dropout Regulator With Buffer Impedance Attenuation , 2007, IEEE Journal of Solid-State Circuits.
[6] Wing-Hung Ki,et al. 17.11 A 0.65ns-response-time 3.01ps FOM fully-integrated low-dropout regulator with full-spectrum power-supply-rejection for wideband communication systems , 2014, 2014 IEEE International Solid-State Circuits Conference Digest of Technical Papers (ISSCC).