IMPLEMENTATION OF DIGITAL HDTV VIDEO DECODER BY MULTIPLE MULTIMEDIA VIDEO PROCESSORS

A digital HDTV video decoder system is designed and implemented by using multiple multimedia video processors in a loosely-coupled multi-processor architecture. This decoder system can decompress video bitstream up to 20 Mbits/s and produce analog output at HDTV pixel rate. This design has the advantage of hardware scalability to adapt different picture resolutions and computation requirements. The design target is the video subsystem of a digital HDTV receiver.

[1]  G. Bensberg,et al.  A migration path from multi-program MPEG-2 to HDTV , 1995 .

[2]  G. Barr,et al.  A single chip multimedia video processor , 1994, Proceedings of IEEE Custom Integrated Circuits Conference - CICC '94.

[3]  A. Cugnini,et al.  MPEG-2 video decoder for the digital HDTV Grand Alliance system , 1995 .

[4]  Y. J. Park,et al.  An experimental digital HDTV video decoder system , 1994 .