An ILP algorithm for voltage-island generation considering temperature in 3D-Ics

To reduce interconnect delay and improve chip performance, three-dimensional chip emerges with the rapid increasing of chip integration as well as chip power density. Therefore, the thermal optimization issue is one of the most serious challenges in 3D IC designs. With some low power technologies such as multi-supply voltage designs, the thermal management and the layout optimization becomes even more complex for 3D designs. In this paper, an ILP formulation is proposed to optimize not only the temperature distribution, but also power-network routing resources and the timing constraint. Experimental results show that, compared with original algorithm, our algorithm can obtain a lower chip temperature and the decrease of temperature exceeds performance overhead distinctly.

[1]  TingTing Hwang,et al.  A Multiple Power Domain Floorplanning in 3D IC , 2010 .

[2]  Hung-Yi Liu,et al.  Voltage Island Aware Floorplanning for Power and Timing Optimization , 2006, 2006 IEEE/ACM International Conference on Computer Aided Design.

[3]  Jason Cong,et al.  Thermal-driven multilevel routing for 3-D ICs , 2005, Asia and South Pacific Design Automation Conference.

[4]  Evangeline F. Y. Young,et al.  Post-placement voltage island generation , 2006, ICCAD.

[5]  Wai-Kei Mak,et al.  Voltage Island Generation under Performance Requirement for SoC Designs , 2007, 2007 Asia and South Pacific Design Automation Conference.

[6]  Mark Horowitz,et al.  Clustered voltage scaling technique for low-power design , 1995, ISLPED '95.

[7]  Jason Cong,et al.  Thermal via planning for 3-D ICs , 2005, ICCAD-2005. IEEE/ACM International Conference on Computer-Aided Design, 2005..

[8]  Yao-Wen Chang,et al.  An ILP algorithm for post-floorplanning voltage-island generation considering power-network planning , 2007, ICCAD 2007.

[9]  S. Larcombe,et al.  An Ultra High Density Technology for Microsystems , 1996 .

[10]  I-Min Liu,et al.  Post-placement voltage island generation under performance requirement , 2005, ICCAD-2005. IEEE/ACM International Conference on Computer-Aided Design, 2005..

[11]  Yao-Wen Chang,et al.  An ILP algorithm for post-floorplanning voltage-island generation considering power-network planning , 2007, 2007 IEEE/ACM International Conference on Computer-Aided Design.

[12]  Sung-Mo Kang,et al.  Cell-level placement for improving substrate thermal distribution , 2000, IEEE Trans. Comput. Aided Des. Integr. Circuits Syst..

[13]  Yao-Wen Chang,et al.  Voltage island aware floorplanning for power and timing optimization , 2006, ICCAD.

[14]  Sung-Mo Kang,et al.  Electrothermal Analysis of VLSI Systems , 2000 .