Low complexity System-on-Chip architectures of Parallel-Residue-Compensation in CDMA systems
暂无分享,去创建一个
[1] Joseph R. Cavallaro,et al. Rapid scheduling of efficient VLSI architectures for next-generation HSDPA wireless system using Precision C synthesizer , 2003, 14th IEEE International Workshop on Rapid Systems Prototyping, 2003. Proceedings..
[2] Sofiène Tahar,et al. Adaptive multistage parallel interference cancellation for CDMA , 1999, IEEE J. Sel. Areas Commun..
[3] Behnaam Aazhang,et al. Multistage detection in asynchronous code-division multiple-access communications , 1990, IEEE Trans. Commun..
[4] R. Michael Buehrer,et al. A DSP-based DS-CDMA multiuser receiver employing partial parallel interference cancellation , 1999, IEEE J. Sel. Areas Commun..
[5] Dariush Divsalar,et al. Improved parallel interference cancellation for CDMA , 1998, IEEE Trans. Commun..
[6] Joseph R. Cavallaro,et al. Real-time implementation of the multistage detector for next-generation wideband CDMA systems , 1999, Optics & Photonics.