High-lead flip chip bump cracking on the thin organic substrate in a module package

Abstract Flip chip bump cracking was observed after Si die attach reflow on the organic substrate of a module package. High-lead bump and eutectic SnPb cladding were used on Si die and the substrate sides, respectively. The reflow peak temperature was 260 °C for compatibility with passive components attach using lead-free solder. Flip chip bump cracking occurred at high-lead solder close to the die side. The cracking was eliminated by lowering the reflow peak temperature down to 225 °C. Main cause of the cracking at 260 °C reflow was attributed to the extensive Sn diffusion into high lead bump. This decreased the melting point of the high-lead solder around the die side, which in turn worsened the adhesion between solder and die due to the coexistence of solid and liquid. Diffusion length estimation showed both of the liquid- and solid-state diffusions of Sn. Crack gap in the solder bump was consistent with thermal expansion mismatch between Si die and organic substrate. The bump cracking was mitigated by use of 225 °C reflow, limiting Sn diffusion and providing a good integrity of high lead bumps on die side.

[1]  W. Gust,et al.  Interface diffusion in eutectic Pb–Sn solder , 1998 .

[2]  A. Yeo,et al.  Flip chip solder joint fatigue analysis using 2D and 3D FE models , 2004, 5th International Conference on Thermal and Mechanical Simulation and Experiments in Microelectronics and Microsystems, 2004. EuroSimE 2004. Proceedings of the.

[3]  J. J. Lee,et al.  A study in flip-chip UBM/bump reliability with effects of SnPb solder composition , 2006, Microelectron. Reliab..

[4]  Jong-Kai Lin,et al.  Tensile fracture behaviors of solid-state-annealed eutectic SnPb and lead-free solder flip chip bumps , 2004 .

[5]  K. Tu,et al.  Six cases of reliability study of Pb-free solder joints in electronic packaging technology , 2002 .

[6]  Z. Cheng Lifetime of solder joint and delamination in flip chip assemblies , 2004, Proceedings of 2004 International Conference on the Business of Electronic Product Reliability and Liability (IEEE Cat. No.04EX809).

[7]  T. Jiang,et al.  Intermetallic Formation of Copper Pillar With Sn–Ag–Cu for Flip-Chip-On-Module Packaging , 2008, IEEE Transactions on Components and Packaging Technologies.

[8]  K. Lu,et al.  Reliability of Cu pillar bumps for flip-chip packages with ultra low-k dielectrics , 2010, 2010 Proceedings 60th Electronic Components and Technology Conference (ECTC).

[9]  Kuo-Ning Chiang,et al.  Effects of pre-bump probing and bumping processes on eutectic solder bump electromigration , 2006, Microelectron. Reliab..

[10]  Zhaonian Cheng,et al.  The effects of underfill and its material models on thermomechanical behaviors of a flip chip package , 2001 .

[11]  Douglas O. Powell,et al.  Flip-chip on FR-4 integrated circuit packaging , 1993, Proceedings of IEEE 43rd Electronic Components and Technology Conference (ECTC '93).

[12]  Rama K. Shukla,et al.  Flip chip CPU package technology at Intel: a technology and manufacturing overview , 1999, 1999 Proceedings. 49th Electronic Components and Technology Conference (Cat. No.99CH36299).

[13]  S. Ramalingam,et al.  Challenges of flip chip on organic substrate assembly technology , 1999, 1999 Proceedings. 49th Electronic Components and Technology Conference (Cat. No.99CH36299).

[14]  Chung-Lin Wu,et al.  Multi-flip chip on lead frame overmolded IC package: a novel packaging design to achieve high performance and cost effective module package , 2005, Proceedings Electronic Components and Technology, 2005. ECTC '05..

[15]  D. Frear,et al.  Pb-free solders for flip-chip interconnects , 2001 .