A fractional-sampling-rate ADC-based CDR with feedforward architecture in 65nm CMOS
暂无分享,去创建一个
Takuji Yamamoto | Hirotaka Tamura | Masaya Kibune | Yasumoto Tomita | Ali Sheikholeslami | Hisakatsu Yamaguchi | Oleksiy Tyshchenko
[1] Floyd M. Gardner,et al. Interpolation in digital modems. I. Fundamentals , 1993, IEEE Trans. Commun..
[2] F. Gardner. Interpolation in Digital Modems-Part I: Fundamentals , 2000 .
[3] Hirotaka Tamura,et al. Event-Driven Modeling of CDR Jitter Induced by Power-Supply Noise, Finite Decision-Circuit Bandwidth, and Channel ISI , 2008, IEEE Transactions on Circuits and Systems I: Regular Papers.
[4] Thomas Krause,et al. A 12.5Gb/s SerDes in 65nm CMOS Using a Baud-Rate ADC with Digital Receiver Equalization and Clock Recovery , 2007, 2007 IEEE International Solid-State Circuits Conference. Digest of Technical Papers.
[5] Paul Voois,et al. A 90nm CMOS DSP MLSD Transceiver with Integrated AFE for Electronic Dispersion Compensation of Multi-mode Optical Fibers at 10Gb/s , 2008, 2008 IEEE International Solid-State Circuits Conference - Digest of Technical Papers.
[6] Mark Spurbeck,et al. Interpolated timing recovery for hard disk drive read channels , 1997, Proceedings of ICC'97 - International Conference on Communications.