Optimal logic blocks for FPGAs, using factorial design techniques

This paper discusses a powerful experimental technique that makes it possible to examine the effect of logic block attributes on the block area density. The logic block is XOR-AND based, and five unique attributes were investigated. The experiment consisted of several iterations in which benchmark circuits were mapped on to various blocks, each varying in some attribute. Results are plotted on to a response contour map, indicating a point of maximum area density. The results have shown that inverting primary inputs to AND gates of the function structure is insignificant. In addition results indicate that two level function structures with an XOR output gate are able to contain logic in the smallest physical area.<<ETX>>

[1]  B. Small,et al.  Evaluating FPGAs: capacity and utilization , 1993, Proceedings of Phoenix Conference on Computers and Communications.

[2]  Jonathan Rose,et al.  Architecture of field-programmable gate arrays: the effect of logic block functionality on area efficiency , 1990 .

[3]  Kaushik Roy,et al.  Estimating Area Efficiency of Antifuse based Channeled FPGA Architectures , 1993, The Sixth International Conference on VLSI Design.

[4]  A. El Gamal,et al.  An architecture for electrically configurable gate arrays , 1988, Proceedings of the IEEE 1988 Custom Integrated Circuits Conference.

[5]  Jonathan Rose,et al.  The effect of logic block architecture on FPGA performance , 1992 .

[6]  A. El Gamal,et al.  FPGA performance versus cell granularity , 1991, Proceedings of the IEEE 1991 Custom Integrated Circuits Conference.

[7]  A. El Gamal,et al.  An architecture for electrically configurable gate arrays , 1989 .