Effective ADC linearity testing using sinewaves

This paper deals with the effectiveness of the sinewave histogram test (SHT) for testing analog-to-digital converters. The implementation is discussed, with respect to the adopted procedures and to the choice of relevant parameters. Some of the published approximations currently limiting the characterization of the test performance are removed. The statistical efficiency of the SHT is evaluated by comparing the associated estimator variance with the corresponding Crame/spl acute/r-Rao lower bound, theoretically derived assuming sinewaves corrupted by Gaussian noise. Finally, both simulation and experimental results are presented to validate the proposed approach.

[1]  Dario Petri,et al.  Efficiency of ADC linearity estimators , 2001, IMTC 2001. Proceedings of the 18th IEEE Instrumentation and Measurement Technology Conference. Rediscovering Measurement in the Age of Informatics (Cat. No.01CH 37188).

[2]  Bruce A. Wooley,et al.  The use of linear models in A/D converter testing , 1997 .

[3]  R. F.,et al.  Mathematical Statistics , 1944, Nature.

[4]  Alfred O. Hero,et al.  Exploring estimator bias-variance tradeoffs using the uniform CR bound , 1996, IEEE Trans. Signal Process..

[5]  Steven Kay,et al.  Modern Spectral Estimation: Theory and Application , 1988 .

[6]  J. Blair Histogram measurement of ADC nonlinearities using sine waves , 1994 .

[7]  H. V. Trees,et al.  Exploring Estimator BiasVariance Tradeoffs Using the Uniform CR Bound , 2007 .

[8]  Dario Petri,et al.  Noise sensitivity of the ADC histogram test , 1998, IEEE Trans. Instrum. Meas..

[9]  Dario Petri,et al.  Statistical efficiency of the ADC sinewave histogram test , 2002, IEEE Trans. Instrum. Meas..