Reliability modeling on a MOSFET power package based on embedded die technology

Embedding of discrete semiconductors into substrates has the advantages of achieving high degree of miniaturization, good electrical performance and possible low cost. A MOSFET power package based on the embedded die technology was developed and the demonstrators were built. To reduce cost and time-to-market, thermo-mechanical virtual prototyping is applied to support the package development. 2D and 3D parametric FE models were established to conduct numerical simulations to investigate the thermo-mechanical reliability performance under packaging processes and test conditions. The package design and material variations, such as the thicknesses of the Cu layer and the resin in the RCC foil, the Bond Line Thickness (BLT), the thickness and material properties of prepreg, via dimensions and via-filling, etc., were included in the parametric models. The root cause for die cracking, delamination between the interface die/RCC foil, and cracking of Cu vias were analyzed based on the simulation results. Verification of the modeling results was conducted through comparison with the test results. The results indicate that the prediction from the FE modeling matches reasonably well with the test results.

[1]  Guoqi Zhang,et al.  Response surface modeling for nonlinear packaging stresses , 2003 .

[2]  H. Reichl,et al.  Strategies for Embedding of Active Components , 2006, 2006 International Microsystems, Package, Assembly Conference Taiwan.

[3]  Zhaonian Cheng,et al.  Reliability analysis of embedded chip technique with design of experiment methods , 2005, 2005 International Symposium on Electronics Materials and Packaging.

[4]  A. Ostmann,et al.  Electronic Assemblies with Hidden Dies - Design Support by Means of FE Analysis , 2006, 2006 1st Electronic Systemintegration Technology Conference.

[5]  Andreas Ostmann,et al.  Integration of passive and active components into build-up layers , 2002, 4th Electronics Packaging Technology Conference, 2002..

[6]  Artur Wymyslowski,et al.  Virtual Thermo-Mechanical Prototyping of Microelectronics and Microsystems , 2007 .