Synchronous bus arbitration with constant logic per module
暂无分享,去创建一个
A novel technique for distributed synchronous bus arbitration is presented. The proposed scheme is based on two orthogonal arbitration functions, one that employs bounded-weight binary codes, and another that employs unitary codes. This scheme trades off bus-width with arbitration-time and arbitration logic per device, such that both arbitration time and arbitration logic (per device) can be reduce by increasing bus width. Alternatively, this method allows the number of devices connected to a bus to be increased without changing the arbitration logic of each device (or the number of arbitration steps), only the width of the arbitration bus must be increased in this case.<<ETX>>
[1] Warren Andrews. Futurebus+ spec completed—almost , 1990 .
[2] D. M. Taub. Contention-resolving circuits for computer interrupt systems , 1976 .
[3] D. Matthew Taub. Arbitration and Control Acquisition in the Proposed IEEE 896 Futurebus , 1984, IEEE Micro.
[4] Shlomo Kipnis. Priority arbitration with busses , 1990 .