A high linearity compact timing vernier for CMOS timing generator
暂无分享,去创建一个
[1] Jim Chapman,et al. A low-cost high-performance CMOS timing vernier for ATE , 1995, Proceedings of 1995 IEEE International Test Conference (ITC).
[2] Taiichi Otsuji,et al. A 3-ns range, 8-ps resolution, timing generator LSI utilizing Si bipolar gate array , 1991 .
[3] Masakatsu Suda,et al. CMOS high-speed, high-precision timing generator for 4.266-Gbps memory test system , 2005, IEEE International Conference on Test, 2005..
[4] Brian Arkin. Lowering the cost of test with a scalable ATE custom processor and timing IC containing 400 high-linearity timing verniers , 2005, IEEE International Conference on Test, 2005..
[5] Noriyuki Tanino,et al. A 12-ps-resolution digital variable-delay macro cell on GaAs 100 K-gates gate array using a meshed air bridge structure , 1999 .