Floating well CMOS and latchup
暂无分享,去创建一个
The operation of CMOS devices in an electrically floating well is considered. The impetus for this study is the potential reduction of silicon area consumption and wiring complexity attainable when the need for well contacts is eliminated. Experimental P-channel transistor characteristics are presented, for both the floating and non-floating well cases; consideration extends to FET device characteristics, subthreshold behavior, as well as junction leakage and breakdown voltage. Results indicate that transistor operation is not significantly affected when the well is electrically floated. Latchup hardness is somewhat but not excessively degraded when the well is floated, and is explained by means of a simple holding voltage model. It is shown that increased source (emitter) resistance may offset this degradation.
[1] R. Troutman,et al. Epitaxial layer enhancement of n-well guard rings for CMOS circuits , 1983, IEEE Electron Device Letters.
[2] G.J. Hu,et al. A CMOS Structure with high latchup holding voltage , 1984, IEEE Electron Device Letters.
[3] A. Ochoa,et al. An Analysis of the Modes of Operation of Parasitic SCRs , 1981, IEEE Transactions on Nuclear Science.
[4] Y.A. El-Mansy,et al. Characterization of silicon-on-sapphire IGFET transistors , 1977, IEEE Transactions on Electron Devices.