Metrology and inspection for process control during bonding and thinning of stacked wafers for manufacturing 3D SIC's

New challenges for wafer metrology solutions have evolved with 3D-IC manufacturing technology. 3D-IC technology allows stacking single chips, electrically connecting them in the vertical direction, and then forming a chip structure with significant advantages over traditional chips. However, before the 3D-stacking of IC's becomes a mainstream process numerous metrology issues need to be solved. In this paper we discuss the critical in-line metrology needs during bonding and thinning of the device wafers before stacking. We show how TSV depth variations, glue layer defects and grinding issues require monitoring for a successful 3D integration.

[1]  Chris Van Hoof,et al.  Wafer level temporary bonding/debonding for thin wafer handling applications , 2006 .

[2]  E. Beyne 3D interconnection and packaging: impending reality or still a dream? , 2004, 2004 IEEE International Solid-State Circuits Conference (IEEE Cat. No.04CH37519).

[3]  Anne Jourdain,et al.  TSV metrology and inspection challenges , 2009, 2009 IEEE International Conference on 3D System Integration.