Modeling of Lithography Related Yield Losses for CAD of VLSI Circuits
暂无分享,去创建一个
[1] T.E. Mangir,et al. Sources of failures and yield improvement for VLSI and restructurable interconnects for RVLSI and WSI: Part I—Sources of failures and yield improvement for VLSI , 1984, Proceedings of the IEEE.
[2] D. M. H. Walker,et al. VLASIC: A Catastrophic Fault Yield Simulator for Integrated Circuits , 1986, IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems.
[3] C.H. Stapper,et al. Integrated circuit yield statistics , 1983, Proceedings of the IEEE.
[4] R.D. Rung. Determining IC layout rules for cost minimization , 1981, IEEE Journal of Solid-State Circuits.
[5] Charles H. Stapper,et al. Modeling of Integrated Circuit Defect Sensitivities , 1983, IBM J. Res. Dev..
[6] Wojciech Maly,et al. Yield estimation model for VLSI artwork evaluation , 1983 .