Effects of stress in polysilicon VIA - first TSV technology

Through Silicon Via (TSV) is a very attractive solution for 3D stacking. One of the main concerns regarding the TSV technologies is the resulting stress build up inside the silicon substrate that induces warpage or expansion at the wafer level, crystalline defects in the neighboring silicon of the TSV and finally can impact performances and reliability of CMOS device as well. In this work, we show results on how the stress is built up in the substrate during the fabrication of via-first polysilicon TSVs and the influence of some of the specific process steps. Then, simulated data will be presented and compared to experimental findings. Then, stress release during back side processing is demonstrated by wafer expansion and cracks of the thinned wafer depending on the glue material used. We also present characterizations of silicon defects by chemical revelation around the TSV structures after back side processing. The impact of thin wafer expansion on TSV electrical performances will be then presented. Finally we show that with the optimization of some key process steps, stress induced in polysilicon via-first technology may be acceptable for IC integration.

[1]  S. Pozder,et al.  Progress of 3D Integration Technologies and 3D Interconnects , 2007, 2007 IEEE International Interconnect Technology Conferencee.

[2]  X. Baillin,et al.  Via First Technology Development Based on High Aspect Ratio Trenches Filled with Doped Polysilicon , 2007, 2007 Proceedings 57th Electronic Components and Technology Conference.

[3]  B. Dang,et al.  3D silicon integration , 2008, 2008 58th Electronic Components and Technology Conference.

[4]  B. Dunne,et al.  High Aspect Ratio Vias First for Advanced Packaging , 2007, 2007 9th Electronics Packaging Technology Conference.

[5]  Mitsumasa Koyanagi,et al.  Tungsten Through-Silicon Via Technology for Three-Dimensional LSIs , 2008 .

[6]  C. Laviron,et al.  Via first approach optimisation for Through Silicon Via applications , 2009, 2009 59th Electronic Components and Technology Conference.

[7]  M. Zussy,et al.  Facilitating Ultrathin Wafer Handling for TSV Processing , 2008, 2008 10th Electronics Packaging Technology Conference.

[8]  A New Preferential Etch for Defects in Silicon Crystals , 1977 .