A verification scheme for pipelined vector architectures
暂无分享,去创建一个
D. Geist | Y. Wolfsthal | R. Armoni | M.S. Siegel | Y. Wolfsthal | D. Geist | M. Siegel | R. Armoni
[1] P.M. Maurer. Design verification of the WE 32106 math accelerator unit , 1988, IEEE Design & Test of Computers.
[2] Elaine J. Weyuker,et al. Theories of Program Testing and the Application of Revealing Subdomains , 1980, IEEE Transactions on Software Engineering.
[3] Aharon Aharon,et al. Verification of the IBM RISC System/6000 by a Dynamic Biased Pseudo-Random Test Program Generator , 1991, IBM Syst. J..
[4] Jack C. Lee,et al. A VLSI Design Verification Strategy , 1982, IBM J. Res. Dev..
[5] R. K. Shyamasundar,et al. Introduction to algorithms , 1996 .
[6] Paolo Prinetto,et al. Formal verification of hardware correctness: introduction and survey of current research , 1988, Computer.
[7] Richard M. Russell,et al. The CRAY-1 computer system , 1978, CACM.
[8] Tadashi Watanabe. Architecture and performance of NEC supercomputer SX system , 1987, Parallel Comput..
[9] David A. Patterson,et al. Computer Architecture: A Quantitative Approach , 1969 .
[10] Brian B. Moore,et al. Concepts of the System/370 vector architecture , 1987, ISCA '87.