Efficient Calibration through Statistical Behavioral Modeling of a High-Speed Low-Power ADC
暂无分享,去创建一个
[1] Geert Van der Plas,et al. A 0.16pJ/Conversion-Step 2.5mW 1.25GS/s 4b ADC in a 90nm Digital CMOS Process , 2006, 2006 IEEE International Solid State Circuits Conference - Digest of Technical Papers.
[2] G. Van der Plas,et al. Statistical behavioral modeling for A/D-converters , 1999, ICECS'99. Proceedings of ICECS '99. 6th IEEE International Conference on Electronics, Circuits and Systems (Cat. No.99EX357).
[3] Yukihiro Fujimoto,et al. A current-controlled latch sense amplifier and a static power-saving input buffer for low-power architecture , 1993 .
[4] Paolo Fiorini,et al. Human++: autonomous wireless sensors for body area networks , 2005, Proceedings of the IEEE 2005 Custom Integrated Circuits Conference, 2005..
[5] Pierangelo Terreni,et al. A 10.6mW/0.8pJ power-scalable 1GS/s 4b ADC in 0.18 um CMOS with 5.8GHz ERBW , 2006 .
[6] M.-J.E. Lee,et al. A 90 mW 4 Gb/s equalized I/O circuit with input offset cancellation , 2000, 2000 IEEE International Solid-State Circuits Conference. Digest of Technical Papers (Cat. No.00CH37056).
[7] A. W. Kemp,et al. Statistical Theory and Modelling: In Honour of Sir David Cox, FRS. , 1992 .