Improved SRAM failure diagnosis for process monitoring via current signature analysis

Abstract SRAM's are frequently used as monitor circuits for defect related yield, due to the ease of testing and the good correlation to the yield characteristics of logic circuitry. For the identification of the failure/fault type and the nature of the defect causing the failure, measured failbitmaps are mapped onto a failbitmap catalog obtained from defect-fault simulation. Often this mapping is not unique. A given failbitmap can be caused by several faults or defects. In this contribution, the application of current signature analysis is demonstrated for a stand-alone 16kx1 SRAM monitor circuit. It is found that the resolution of the failbitmap-fault-defect catalog can be improved considerably by additional current signature measurements. The interpretation of current measurements is based on simulation of the possible faults contained in the failbitmap catalog under the operating conditions in the current test. There was good agreement between the simulated and measured current values. With the aid of current measurements, more yield learning information is obtained from the process monitoring vehicle. In some cases, the shorted nodes inside a SRAM cell can be determined exactly. This eases the localization of the failure and is of practical importance for the sample preparation in physical failure analysis.

[1]  D. Schmitt-Landsiedel,et al.  Key attributes of an SRAM testing strategy required for effective process monitoring , 1993, Records of the 1993 IEEE International Workshop on Memory Testing.

[2]  Edward J. McCluskey,et al.  IDDQ data analysis using current signature , 1998, Proceedings 1998 IEEE International Workshop on IDDQ Testing (Cat. No.98EX232).

[3]  D. M. H. Walker,et al.  Improvement of SRAM-based failure analysis using calibrated Iddq testing , 1996, Proceedings of 14th VLSI Test Symposium.

[4]  Wojciech Maly,et al.  Critical area analysis for design-based yield improvement of VLSI circuits , 1995 .

[5]  Wojciech Maly,et al.  Current signatures: application [to CMOS] , 1998, Proceedings International Test Conference 1998 (IEEE Cat. No.98CH36270).

[6]  Wojciech Maly,et al.  SRAM-based extraction of defect characteristics , 1994, Proceedings of 1994 IEEE International Conference on Microelectronic Test Structures.