New Topology for Asymmetrical Multilevel Inverter: An Effort to Reduced Device Count

Nowadays, multilevel inverters (MLI) are receiving remarkable attention due to salient features like less voltage stress on switches and low total harmonic distortion (THD) in output voltage. However, the required switch count increases with number of voltage levels. This paper presents a new topology for asymmetric multilevel inverter as a fundamental block. Each block generates 13-level output voltage using eight switches and four unequal dc voltage sources. The proposed configuration offers special features such as reduced number of switches, isolated dc sources, cost economy, less complex and modular structure than other similar contemporary topologies. Moreover, significant reduction in voltage stress on the circuit switches can be achieved. Comparative studies of proposed topology with the conventional and recent topologies have been presented in terms of power switches, gate driver circuit requirement, isolated dc voltage sources and total standing voltage. Multicarrier-based sinusoidal pulse width modulation (SPWM) scheme is adopted for generating switching signals using dSPACE real-time controller. In addition, proposed topology offers a fewer number of ON-state switches that lead to reduction in power loss. The proposed topology is validated through simulation and experimental implementation.

[1]  Ravi Raushan,et al.  Comprehensive analysis of a novel three-phase multilevel inverter with minimum number of switches , 2016 .

[2]  Mariusz Malinowski,et al.  A Survey on Cascaded Multilevel Inverters , 2010, IEEE Transactions on Industrial Electronics.

[3]  A. Bakhshai,et al.  A Simple Voltage Balancing Scheme for m-Level Diode-Clamped Multilevel Converters Based on a Generalized Current Flow Model , 2008, IEEE Transactions on Power Electronics.

[4]  Domingo Biel Solé,et al.  Energy-balance control of PV cascaded multilevel grid-connected inverters for phase-shifted and level-shifted pulse-width modulations , 2012 .

[5]  Fang Zheng Peng,et al.  Multilevel inverters: a survey of topologies, controls, and applications , 2002, IEEE Trans. Ind. Electron..

[6]  Michael Adam Zagrodnik,et al.  Random nearest level modulation strategy of multilevel cascaded H-bridge inverters , 2016 .

[7]  Ataollah Mokhberdoran,et al.  Cascade-multi-cell multilevel converter with reduced number of switches , 2014 .

[8]  Ebrahim Babaei,et al.  New cascaded multilevel inverter topology with minimum number of switches , 2009 .

[9]  J. Walter,et al.  A New Simplified Multilevel Inverter Topology for DC–AC Conversion , 2006, IEEE Transactions on Power Electronics.

[10]  Abd-Alhalim Yatim,et al.  Design and Implementation of a New Multilevel Inverter Topology , 2012, IEEE Transactions on Industrial Electronics.

[11]  Kamal Al-Haddad,et al.  Packed U Cells Multilevel Converter Topology: Theoretical Study and Experimental Validation , 2011, IEEE Transactions on Industrial Electronics.

[12]  Shailendra Jain,et al.  Suitability of Reduced Part Count Multilevel Inverter Topologies for Grid Interfacing , 2016, J. Circuits Syst. Comput..

[13]  Francesc Guinjoan,et al.  Energy-Balance Control of PV Cascaded Multilevel Grid-Connected Inverters Under Level-Shifted and Phase-Shifted PWMs , 2013, IEEE Transactions on Industrial Electronics.

[14]  Krishna Kumar Gupta,et al.  A Novel Multilevel Inverter Based on Switched DC Sources , 2014, IEEE Transactions on Industrial Electronics.

[15]  Mehrdad Ehsani,et al.  Improved selective harmonic elimination pulse-width modulation strategy in multilevel inverters , 2012 .

[16]  Bin Wu,et al.  Multilevel Voltage-Source-Converter Topologies for Industrial Medium-Voltage Drives , 2007, IEEE Transactions on Industrial Electronics.

[17]  Yilmaz Sozer,et al.  Fast minimum loss space vector pulse-width modulation algorithm for multilevel inverters , 2014 .

[18]  Hirotaka Koizumi,et al.  A Single-Phase Multilevel Inverter Using Switched Series/Parallel DC Voltage Sources , 2009, IEEE Transactions on Industrial Electronics.

[19]  Frede Blaabjerg,et al.  Selective Harmonic Elimination in Asymmetric Cascaded Multilevel Inverters Using a New Low-frequency Strategy for Photovoltaic Applications , 2015 .

[20]  Ebrahim Babaei,et al.  Extended multilevel converters: an attempt to reduce the number of independent DC voltage sources in cascaded multilevel converters , 2014 .

[21]  D.G. Holmes,et al.  Analytical Modelling of Voltage Balance Dynamics for a Flying Capacitor Multilevel Converter , 2008, IEEE Transactions on Power Electronics.

[22]  Ebrahim Babaei,et al.  Cascaded cross-switched multilevel inverter in symmetric and asymmetric conditions , 2013 .

[23]  Arindam Ghosh,et al.  Switching Characterization of Cascaded Multilevel-Inverter-Controlled Systems , 2008, IEEE Transactions on Industrial Electronics.

[24]  Mohamad Reza Banaei,et al.  Verification of New Family for Cascade Multilevel Inverters with Reduction of Components , 2011 .

[25]  Chandan Chakraborty,et al.  A New Multilevel Inverter Topology With Self-Balancing Level Doubling Network , 2014, IEEE Transactions on Industrial Electronics.

[26]  Alfred Rufer,et al.  Control of a hybrid asymmetric multilevel inverter for competitive medium-voltage industrial drives , 2003, IEEE Transactions on Industry Applications.

[27]  Gevork B. Gharehpetian,et al.  Reduction of Circuit Devices in Developed Symmetrical/Asymmetrical Multilevel Converters , 2016, J. Circuits Syst. Comput..

[28]  Krishna Kumar Gupta,et al.  Comprehensive review of a recently proposed multilevel inverter , 2014 .

[29]  Shailendra Jain,et al.  A Review of Some Recently Proposed Topologies for Multilevel DC-AC Conversion , 2016, J. Circuits Syst. Comput..