Performance Improvement of a Prefiltered Synchronous-Reference-Frame PLL by Using a PID-Type Loop Filter
暂无分享,去创建一个
Josep M. Guerrero | Saeed Golestan | Mohammad Monfared | Francisco D. Freijedo | J. Guerrero | F. Freijedo | S. Golestan | M. Monfared
[1] Roberto Cárdenas,et al. Analysis and Experimental Validation of Control Systems for Four-Leg Matrix Converter Applications , 2012, IEEE Transactions on Industrial Electronics.
[2] Vinod John,et al. Analysis of Bandwidth–Unit-Vector-Distortion Tradeoff in PLL During Abnormal Grid Conditions , 2013, IEEE Transactions on Industrial Electronics.
[3] Jorge A. Solsona,et al. Frequency Adaptive Discrete Filter for Grid Synchronization Under Distorted Voltages , 2012, IEEE Transactions on Power Electronics.
[4] Josep M. Guerrero,et al. Advantages and Challenges of a Type-3 PLL , 2013, IEEE Transactions on Power Electronics.
[5] Mario Rizo,et al. A Generalized Delayed Signal Cancellation Method for Detecting Fundamental-Frequency Positive-Sequence Three-Phase Signals , 2010, IEEE Transactions on Power Delivery.
[6] Josep M. Guerrero,et al. Moving Average Filter Based Phase-Locked Loops: Overview and Design Guidelines , 2014 .
[7] J. Bergas,et al. Synchronous double reference frame PLL applied to a unified power quality conditioner , 2002, 10th International Conference on Harmonics and Quality of Power. Proceedings (Cat. No.02EX630).
[8] Francisco A. S. Neves,et al. A Space-Vector Discrete Fourier Transform for Unbalanced and Distorted Three-Phase Signals , 2010, IEEE Transactions on Industrial Electronics.
[9] D. Boroyevich,et al. Decoupled Double Synchronous Reference Frame PLL for Power Converters Control , 2007, IEEE Transactions on Power Electronics.
[10] Kenneth W. Martin,et al. Complex signal processing is not - complex , 2004, ESSCIRC 2004 - 29th European Solid-State Circuits Conference (IEEE Cat. No.03EX705).
[11] M.R. Iravani,et al. A method for synchronization of power electronic converters in polluted and variable-frequency environments , 2004, IEEE Transactions on Power Systems.
[12] Floyd M. Gardner,et al. Phaselock techniques , 1984, IEEE Transactions on Systems, Man, and Cybernetics.
[13] Lennart Harnefors,et al. Modeling of Three-Phase Dynamic Systems Using Complex Transfer Functions and Transfer Matrices , 2007, IEEE Transactions on Industrial Electronics.
[14] J. Doval-Gandoy,et al. Tuning of Phase-Locked Loops for Power Converters Under Distorted Utility Conditions , 2009, IEEE Transactions on Industry Applications.
[15] Floyd M. Gardner,et al. Phaselock Techniques: Gardner/Phaselock Techniques , 2005 .
[16] Francisco A. S. Neves,et al. Digital Filters for Fast Harmonic Sequence Component Separation of Unbalanced and Distorted Three-Phase Signals , 2012, IEEE Transactions on Industrial Electronics.
[17] G.K. Venayagamoorthy,et al. Multiple Reference Frame-Based Control of Three-Phase PWM Boost Rectifiers under Unbalanced and Distorted Input Conditions , 2008, IEEE Transactions on Power Electronics.
[18] Zhe Chen,et al. Multiple-Complex Coefficient-Filter-Based Phase-Locked Loop and Synchronization Technique for Three-Phase Grid-Interfaced Converters in Distributed Utility Networks , 2011, IEEE Transactions on Industrial Electronics.
[19] Remus Teodorescu,et al. A New Single-Phase PLL Structure Based on Second Order Generalized Integrator , 2006 .
[20] Se-Kyo Chung,et al. A phase tracking system for three phase utility interface inverters , 2000 .
[21] P. Garcia,et al. Grid synchronization of three-phase converters using cascaded complex vector filter PLL , 2012, 2012 IEEE Energy Conversion Congress and Exposition (ECCE).
[22] Marco Liserre,et al. New Positive-sequence Voltage Detector for Grid Synchronization of Power Converters under Faulty Grid Conditions , 2006 .
[23] M. Monfared,et al. Design-Oriented Study of Advanced Synchronous Reference Frame Phase-Locked Loops , 2013, IEEE Transactions on Power Electronics.
[24] Gabriel Garcerá,et al. An Adaptive Synchronous-Reference-Frame Phase-Locked Loop for Power Quality Improvement in a Polluted Utility Grid , 2012, IEEE Transactions on Industrial Electronics.
[25] Francisco A. S. Neves,et al. FPGA Implementation of the Generalized Delayed Signal Cancelation—Phase Locked Loop Method for Detecting Harmonic Sequence Components in Three-Phase Signals , 2013, IEEE Transactions on Industrial Electronics.
[26] Marco Liserre,et al. PLL Algorithm for Power Generation Systems Robust to Grid Voltage Faults , 2006 .
[27] M. Karimi-Ghartemani,et al. Addressing DC Component in PLL and Notch Filter Algorithms , 2012, IEEE Transactions on Power Electronics.
[28] Seung-Ki Sul,et al. A new phase detecting method for power conversion systems considering distorted conditions in power system , 1999, Conference Record of the 1999 IEEE Industry Applications Conference. Thirty-Forth IAS Annual Meeting (Cat. No.99CH36370).
[29] Gerardo Escobar,et al. Fixed-Reference-Frame Phase-Locked Loop for Grid Synchronization Under Unbalanced Operation , 2011, IEEE Transactions on Industrial Electronics.
[30] G. Joos,et al. A Fast and Accurate Synchronization Technique for Extraction of Symmetrical Components , 2009, IEEE Transactions on Power Electronics.