Design and Performance of a Sub-Nano-Ampere Two-Stage Power Management Circuit in 0.35-µm CMOS for Dust-Size Sensor Nodes
暂无分享,去创建一个
[1] Shin'ichiro Mutoh,et al. A Sub-nanoampere Two-stage Power Management Circuit in 0.35-µm CMOS for Dust-Size Batteryless Sensor Nodes , 2010 .
[2] Takakuni Douseki,et al. Ultra-low-voltage MTCMOS/SIMOX technology hardened to temperature variation , 1997 .
[3] G.K. Balachandran,et al. A 110 nA Voltage Regulator System With Dynamic Bandwidth Boosting for RFID Systems , 2006, IEEE Journal of Solid-State Circuits.
[4] H. De Man,et al. Ambient intelligence: gigascale dreams and nanoscale realities , 2005 .
[5] Jan M. Rabaey,et al. Energy scavenging for wireless sensor networks , 2003 .
[6] Randy H. Katz,et al. Next century challenges: mobile networking for “Smart Dust” , 1999, MobiCom.
[7] Kenji Suzuki,et al. Nano-watt power management and vibration sensing on a dust-size batteryless sensor node for ambient intelligence applications , 2010, 2010 IEEE International Solid-State Circuits Conference - (ISSCC).
[8] Kenji Suzuki,et al. 300-MHz-frequency-band impulse-radio receiver architecture with all-digital compensation for clock jitter and frequency variation , 2009, 2009 European Radar Conference (EuRAD).